intപ്രീ

## iSBC<sup>™</sup> 86/12A or (pSBC 86/12A\*) SINGLE BOARD COMPUTER

- 8086 16-bit HMOS microprocessor central processor unit
- 32K bytes of dual-port read/write memory expandable on-board to 64K bytes with on-board refresh
- Sockets for up to 16K bytes of read only memory expandable on-board to 32K bytes
- System memory expandable to 1 megabyte
- 24 programmable parallel I/O lines with sockets for interchangeable line drivers and terminators
- Programmable synchronous/asynchronous RS232C compatible serial interface with software selectable baud rates

- Two programmable 16-bit BCD or binary timers/event counters
- 9 levels of vectored interrupt control, expandable to 65 levels
- Auxiliary power bus and power fail interrupt control logic for read/write memory battery backup
- MULTIBUS® interface for multimaster configurations and system expansion
- Compatible with iSBC 337 MULTI-MODULE<sup>™</sup> Numeric Data Processor
- Compatible with iSBC 80 family single board computers, memory, digital and analog I/O, and peripheral controller boards

The iSBC 86/12A Single Board Computer is a member of Intel's complete line of OEM microcomputer systems which take full advantage of Intel's LSI technology to provide economical self-contained computer based solutions for OEM applications. The iSBC 86/12A board is a complete computer system on a single 6.75 x 12.00-inch printed circuit card. The CPU, system clock, read/write memory, nonvolatile read only memory, I/O ports and drivers, serial communications interface, priority interrupt logic and programmable timers, all reside on the board. Full MULTIBUS interface logic is included to offer compatibility with the Intel OEM Microcomputer Systems family of Single Board Computers, expansion memory options, digital and analog I/O expansion boards and peripheral controllers.



<sup>\*</sup>Same product, manufactured by Intel Puerto Rico, Inc.

© INTEL CORPORATION, 1980, 1981

## **FUNCTIONAL DESCRIPTION**

## **Central Processing Unit**

The central processor for the iSBC 86/12A board is Intel's 8086, a powerful 16-bit HMOS device. The 225 sq. mil chip contains 29,000 transistors and has a clock rate of 5MHz. The architecture includes four (4) 16-bit byte addressable data registers, two (2) 16-bit memory base pointer registers and two (2) 16-bit index registers, all accessed by a total of 24 operand addressing modes for complex data handling and very flexible memory addressing.

Instruction Set — The 8086 instruction repertoire includes variable length instruction format (including double operand instructions), 8-bit and 16-bit signed and unsigned arithmetic operators for binary, BCD and unpacked ASCII data, and iterative word and byte string manipulation functions. In addition, the iSBC 337 MUL-TIMODULE Numeric Data Processor may be installed to add over 60 numeric instructions and hardware support for multiple precision integer and floating point data types.

Architectural Features — A 6-byte instruction queue provides pre-fetching of sequential instructions and can reduce the  $1.2\mu$ sec minimum instruction cycle to 400 nsec for queued instructions. The stack oriented architecture facilitates nested subroutines and co-routines, reentrant

code and powerful interrupt handling. The memory expansion capabilities offer a 1 megabyte addressing range. The dynamic relocation scheme allows ease in segmentation of pure procedure and data for efficient memory utilization. Four segment registers (code, stack, data, extra) contain program loaded offset values which are used to map 16-bit addresses to 20-bit addresses. Each register maps 64K-bytes at a time and activation of a specific register is controlled explicitly by program control and is also selected implicitly by specific functions and instructions.

## **Bus Structure**

The iSBC 86/12A microcomputer has three buses: an internal bus for communicating with on-board memory and I/O options, the MULTIBUS system bus for referencing additional memory and I/O options, and the dual-port bus which allows access to RAM from the on-board CPU and the MULTIBUS system bus. Local (on-board) accesses do not require MULTIBUS communication, making the system bus available for use by other MULTIBUS masters (i.e. DMA devices and other single board computers transferring to additional system memory). This feature allows true parallel processing in a multiprocessor environment. In addition, the MULTIBUS interface can be used for system expansion through the use of other 8- and 16-bit iSBC computers, memory and I/O expansion boards.



Figure 1. iSBC 86/12A Single Board Computer Block Diagram

## **RAM Capabilities**

The iSBC 86/12A microcomputer contains 32K bytes of dynamic read/write memory using 16K-bit 2117 RAMs. In addition, the on-board RAM complement may be expanded to 64K bytes with the iSBC 300 32K-byte MULTI-MODULE RAM option. Power for the on-board RAM and refresh circuitry may be optionally provided on an auxiliary power bus, and memory protect logic is included for RAM battery backup requirements. The iSBC 86/12A board contains a dual-port controller which allows access to the on-board RAM (32K bytes or 64K bytes when the iSBC 300 module is included with the iSBC 86/12A board) from the iSBC 86/12A CPU and from any other MULTIBUS master via the system bus. The dual-port controller allows 8- and 16-bit accesses from the MULTIBUS system bus, and the on-board CPU transfers data to RAM over a 16-bit data path. Priorities have been established such that memory refresh is guaranteed by the on-board refresh logic and that the on-board CPU has priority over MULTIBUS system bus requests for access to RAM. The dual-port controller includes independent addressing logic for RAM access from the onboard CPU and from the MULTIBUS system bus. The onboard CPU will always access RAM starting at location 00000<sub>H</sub>. Address jumpers allow on-board RAM to be located starting on any 8K-byte boundary within a 1 megabyte address range for accesses from the MULTI-BUS system bus. In conjunction with this feature, the iSBC 86/12A microcomputer has the ability to protect on-board memory from MULTIBUS access to any contiguous 8K-byte segments (or 16K-byte segments with iSBC 300 module). These features allow the multiprocessor systems to establish local memory for each processor and shared system (MULTIBUS) memory configurations where the total system memory size (including local on-board memory) can exceed 1 megabyte without addressing conflicts.

## EPROM Capabilities

Four sockets are provided for up to 16K bytes of nonvolatile read only memory on the iSBC 86/12A board. EPROM may be added in 2K-byte increments up to a maximum of 4K bytes by using Intel<sup>®</sup> 2758 electrically programmable ROMs (EPROMs); in 4K-byte increments up to 8K bytes by using Intel 2716 EPROMs; or in 8K-byte increments up to 16K bytes using Inel 2732 EPROMs. On-board EPROM is accessed via 16-bit data paths. On-board EPROM capacity may be expanded to 32K bytes with the addition of the iSBC 340 16K-byte MULTIMODUE EPROM option. It provides an additional four sockets for Intel 2732 EPROMs. With user modification of the iSBC 86/12A's on-board memory and MULIT-BUS address decode, Intel 2758 and 2716 EPROMs may be optionally supported. System memory size is easily expanded by the addition of MULTIBUS system bus compatible memory boards available in the iSBC product family.

## Parallel I/O Interface

The iSBC 86/12A single board computer contains 24 programmable parallel I/O lines implemented using the Intel 8255A Programmable Peripheral Interface. The system software is used to configure the I/O lines in any combination of unidirectional input/output and bidirectional ports indicated in Table 1. Therefore, the I/O interface may be customized to meet specific peripheral requirements. In order to take full advantage of the large number of possible I/O configurations, sockets are provided for interchangeable I/O line drivers and terminators. Hence, the flexibility of the I/O interface is further enhanced by the capability of selecting the appropriate combination of optional line drivers and terminators to provide the required sink current, polarity, and drive/termination characteristics for each application. The 24 programmable I/O lines and signal ground lines are brought out to a 50-pin edge connector that mates with flat, woven, or round cable.

## Serial I/O

A programmable communications interface using the Intel 8251A Universal Synchronous/Asynchronous Receiver/Transmitter (USART) is contained on the iSBC 86/12A board. A software selectable baud rate generator provides the USART with all common communication

| Port | Lines<br>(qty) | Mode of Operation |                      |         |                      |               |                |
|------|----------------|-------------------|----------------------|---------|----------------------|---------------|----------------|
|      |                |                   | Unidire              |         | Control              |               |                |
|      |                | Input             |                      | Output  |                      | Bidirectional |                |
|      |                | Latched           | Latched &<br>Strobed | Latched | Latched &<br>Strobed |               |                |
| 1    | 8              | Х                 | X                    | Х       | X                    | х             |                |
| 2    | 8              | Х                 | X                    | Х       | X                    |               |                |
| 3 *  | 4              | · X               |                      | х       |                      |               | X <sup>1</sup> |
|      | 4              | X                 |                      | х       |                      |               | X <sup>1</sup> |

### Table 1. Input/Output Port Modes of Operation

#### Note

1. Part of port 3 must be used as a control port when either port 1 or port 2 are used as a latched and strobed input or a latched and strobed output port or port 1 is used as a bidirectional port.

# intel

frequencies. The USART can be programmed by the system software to select the desired asynchronous or synchronous serial data transmission technique (including IBM Bi-Sync). The mode of operation (i.e., synchronous or asynchronous), data format, control character format, parity, and baud rate are all under program control. The 8251A provides full duplex, double buffered transmit and receive capability. Parity, overrun, and framing error detection are all incorporated in the USART. The RS232C compatible interface on each board, in conjunction with the USART, provides a direct interface to RS232C compatible terminals, cassettes, and asynchronous and synchronous modems. The RS232C command lines, serial data lines, and signal ground line are brought out to a 26 pin edge connector that mates with RS232C compatible flat or round cable. The iSBC 530 Teletypewriter Adapter provides an optically isolated interface for those systems requiring a 20 mA current loop. The iSBC 530 unit may be used to interface the iSBC 86/12A board to teletypewriters or other 20 mA current loop equipment.

## **Programmable Timers**

The iSBC 86/12A board provides three independent, fully programmable 16-bit interval timers/event counters utilizing the Intel 8253 Programmable Interval Timer. Each counter is capable of operating in either BCD or binary modes. Two of these timers/counters are available to the systems designer to generate accurate time intervals under software control. Routing for the outputs and gate/trigger inputs of two of these counters is jumper selectable. The outputs may be independently routed to the 8259A Programmable Interrupt Controller and to the I/O line drivers associated with the 8255A Programmable Peripheral Interface, or may be routed as inputs to the 8255A chip. The gate/trigger inputs may be routed to I/O terminators associated with the 8255A or as output connections from the 8255A. The third interval timer in the 8253 provides the programmable baud rate generator for the iSBC 86/12A board RS232C USART serial port. In utilizing the iSBC 86/12A board the systems designer simply configures, via software, each timer independently to meet system requirements. Whenever a given time delay or count is needed, software commands to the programmable timers/event counters select the desired function. Seven functions are available, as shown in Table 2. The contents of each counter may be read at any time during system operation with simple read operations for event counting applications, and special commands are included so that the contents can be read "on the fly".

## MULTIBUS System Bus and Multimaster Capabilities

The MULTIBUS system bus features asynchronous data transfers for the accommodation of devices with various transfer rates while maintaining maximum throughput. Twenty address lines and sixteen separate data lines eliminate the need for address/data multiplexing/demultiplexing logic used in other systems, and allow for data transfer rates up to 5 megawords/sec. A failsafe timer is included in the iSBC 86/12A board which can be used to generate an interrupt if an addressed device does not respond within 6 msec.

#### Table 2. Programmable Til er Functions

| Function                        | Operation                                                                                                                                                                                                                                                                     |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt on<br>terminal count  | When terminal count is reached,<br>an interrupt request is generated.<br>This function is extremely useful<br>for generation of real-time clocks.                                                                                                                             |
| Programmable<br>one-shot        | Output goes low upon receipt of<br>an external trigger edge or soft-<br>ware command and returns high<br>when terminal count is reached.<br>This function is retriggerable.                                                                                                   |
| Rate<br>generator               | Divide by N counter. The output<br>will go low for one input clock<br>cycle, and the period from one low<br>going pulse to the next is N times<br>the input clock period.                                                                                                     |
| Square-wave<br>rate generator   | Output will remain high until one-<br>half the count has been completed,<br>and go low for the other half of<br>the count.                                                                                                                                                    |
| Software<br>triggered<br>strobe | Output remains high until soft-<br>ware loads count (N). N counts af-<br>ter count is loaded, output goes<br>low for one input clock period.                                                                                                                                  |
| Hardware<br>triggered<br>strobe | Output goes low for one clock<br>period N counts after rising edge<br>counter trigger input. The counter<br>is retriggerable.                                                                                                                                                 |
| Event counter                   | On a jumper selectable basis, the<br>clock input becomes an input<br>from the external system. CPU<br>may read the number of events<br>occurring after the counting "win-<br>dow" has been enabled or an<br>interrupt may be generated after N<br>events occur in the system. |

Multimaster Capabilities - The iSBC 86/12A board is a full computer on a single board with resources capable of supporting a great variety of OEM system requirements. For those applications requiring additional processing capacity and the benefits of multiprocessing (i.e., several CPUs and/or controllers logically sharing system tasks through communication over the system bus), the iSBC 86/12A board provides full MULTIBUS arbitration control logic. This control logic allows up to three iSBC 86/12A boards or other bus masters, including iSBC 80 family MULTIBUS compatible 8-bit single board computers, to share the system bus in serial (daisy chain) priority fashion and up to 16 masters to share the MULTIBUS system bus with the addition of an external priority network. The MULTIBUS arbitration logic operates synchronously with a MULTIBUS clock (provided by the iSBC 86/12A board or optionally provided directly from the MULTIBUS) while data is transferred via a handshake between the master and slave modules. This allows different speed controllers to share resources on the same bus, and transfers via the bus proceed asynchronously. Thus, transfer speed is dependent on transmitting and receiving devices only. This design prevents slow master modules from being handicapped in their attempts to gain control of the bus, but does not restrict the speed at which faster modules can transfer data via the same bus. The most obvious applications for the master-slave capabilities of the bus are multiprocessor configurations, high speed peripheral control, but are by no means limited to these three.

## **Interrupt Capablity**

The iSBC 86/12A board provides 9 vectored interrupt levels. The highest level is the NMI (Non-maskable Interrupt) line which is directly tied to the 8086 CPU. This interrupt cannot be inhibited by software and is typically used for signalling catastrophic events (i.e., power failure). On servicing this interrupt, program control will be implicitly transferred through location 00008<sub>H</sub>. The Intel 8259A Programmable Interrupt Controller (PIC) provides vectoring for the next eight interrupt levels. As shown in Table 3, a selection of four priority processing modes is available to the systems designer for use in designing request processing configurations to match system requirements. Operating mode and priority assignments may be reconfigured dynamically via software at any time during system operation. The PIC accepts interrupt requests from the programmable parallel and serial I/O interfaces, the programmable timers, the system bus, or directly from peripheral equipment. The PIC then determines which of the incoming requests is of the highest priority, determines whether this request is of higher priority than the level currently being serviced, and, if appropriate, issues an interrupt to the CPU. Any combination of interrupt levels may be masked, via software, by storing a single byte in the interrupt mask register of the PIC. The PIC generates a unique memory address for each interrupt level. These addresses are equally spaced at 4 byte intervals. This 32-byte block may begin at any 32-byte boundary in the lowest 1K-bytes of memory,\* and contains unique instruction pointers and code segment offset values (for expanded memory operation) for each interrupt level. After acknowledging an interrupt and obtaining a device identifier byte from the 8259A PIC, the CPU will store its status flags on the stack and execute an indirect CALL instruction through the vector location (derived from the device identifier) to the interrupt service routine. In systems requiring additional interrupt levels, slave 8259A PIC's may be interfaced via the MULTIBUS system bus, to generate additional vector addresses, vielding a total of 65 unique interrupt levels.

Interrupt Request Generation — Interrupt requests may originate from 18 sources. Two jumper selectable interrupt requests can be automatically generated by the programmable peripheral interface when a byte of

\*Note: The first 32 vector locations are reserved by Intel for dedicated vectors. Users who wish to maintain compatibility with present and future Intel products should not use these locations for user-defined vector addresses.

#### Table 3. Programmable Interrupt Modes

| Mode                 | Operation                                                                                                                                |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Fully nested         | Interrupt request line priorities fixed at 0 as highest, 7 as lowest.                                                                    |  |  |  |
| Auto-rotating        | Equal priority. Each level, after<br>receiving service, becomes the<br>lowest priority level until next in-<br>terrupt occurs.           |  |  |  |
| Specific<br>priority | System software assigns lowest<br>priority level. Priority of all other<br>levels based in sequence numeri-<br>cally on this assignment. |  |  |  |
| Polled               | System software examines priori-<br>ty-encoded system interrupt status via interrupt status register.                                    |  |  |  |

information is ready to be transferred to the CPU (i.e., input buffer is full) or a byte of information has been transferred to a peripheral device (i.e., output buffer is empty). Two jumper selectable interrupt requests can be automatically generated by the USART when a character is ready to be transferred to the CPU (i.e., receive channel buffer is full, or a character is ready to be transmitted (i.e., transmit channel data buffer is empty). A jumper selectable request can be generated by each of the programmable timers. An additional interrupt request line may be jumpered directly from the parallel I/O driver terminator section. Eight prioritized interrupt request lines allow the iSBC 86/12A board to recognize and service interrupts originating from peripheral boards interfaced via the MULTIBUS system bus. The MULTI-BUS fail safe timer of the iSBC 337 processor and the exception and error output signal also can be selected as interrupt sources.

## **Power-Fail Control**

Control logic is also included to accept a power-fail interrupt in conjunction with the AC-low signal from the iSBC 635 and iSBC 640 Power Supply or equivalent.

## **Expansion Capabilities**

Memory and I/O capacity may be expanded and additional functions added using Intel MULTIBUS compatible expansion boards. Memory may be expanded by adding user specified combinations of RAM boards, EPROM boards, or combination boards. Input/output capacity may be increased by adding digital I/O and analog I/O expansion boards. Mass storage capability may be achieved by adding single or double density diskette controllers, or hard disk controllers. Modular expandable backplanes and cardcages are available to support multiboard systems.

**Note:** Certain system restrictions may be incurred by the inclusion of some of the iSBC 80 family options in an iSBC 86/12A system. Consult the Intel OEM Microcomputer System Configuration Guide for specific data.

## System Development Capabilities

The development cycle of iSBC 86/12A products can be significantly reduced by using the Intellec<sup>®</sup> series microcomputer development system. The Assembler, High Level Languages, Locating Linker, Library Manager, Text Editor and System Monitor are all supported by the ISIS-II disk-based operating system.

In-Circuit Emulator — ICE<sup>TM</sup>-86 in-circuit emulator provides the necessary link between the software development environment provided by the Intellec system and the "target" iSBC 86/12A execution system. In addition to providing the mechanism for loading executable code and data into the iSBC 86/12A board, ICE-86 in-circuit emulator provides a sophisticated command set to assist in debugging software and final integration of the user hardware and software. ICE-86 in-circuit emulator maximizes the use of available development resources by

allowing Intellec resident resources (e.g., memory and peripherals) to be accessed by software running on the target iSBC 86/12A system. In addition, software can be executed without an iSBC 86/12A execution vehicle, in 2K bytes of RAM resident in the ICE-86 system itself. Symbolic references to instruction and data locations can be made through ICE-86 in-circuit emulator to allow the user to reference memory locations with assigned names.

PL/M-86 — Intel's high level programming language, PL/M-86, is also available as an Intellec Microcomputer Development System option. PL/M-86 provides the capability to program in a natural, algorithmic language and eliminates the need to manage register usage or allocate memory. PL/M-86 programs can be written in a much shorter time than assembly language programs for a given application. PL/M-86 includes byte and word, integer, pointer and floating point (32-bit) data types and also includes conditional compilation and macro features.

## SPECIFICATIONS

## Word Size

Instruction — 8, 16, 24, or 32 bits Data — 8, 16 bits

## **Cycle Time**

Basic Instruction Cycle - 1.2 µsec

— 1.2μsec

 400 nsec (assumes instruction in the queue)

#### Note:

Basic instruction cycle is defined as the fastest instruction time (i.e., two clock cycles)

## Memory Capacity

**On-Board Read Only Memory** — 16K bytes (sockets only); expandable to 32K bytes with iSBC 340 16K-byte MULTIMODULE EPROM option.

**On-Board RAM** — 32K bytes; expandable to 64K bytes with iSBC 300 32K-byte MULTIMODULE RAM option.

**Off-Board Expandion** — Up to 1 megabyte in user specified combinations of RAM and EPROM.

#### Note:

Read only memory may be added in 2K, 4K, or 8K-byte increments.

## Memory Addressing

**On-Board EPROM** — FF000-FFFFF<sub>H</sub> (using 2758 EPROMs); FE000-FFFFF<sub>H</sub> (using 2716 EPROMs); FC000-FFFFF<sub>H</sub> (using 2732 EPROMS); F8000-FFFFF<sub>H</sub> (with iSBC 340 EPROM option and four additional 2732 EPROMs).

**On-Board RAM** — 32K bytes of dual port RAM. Optionally expandable to 64K bytes with iSBC 300 RAM option.

CPU Access — 32K bytes:  $00000-07FFF_H$ ; 64K bytes:  $00000-0FFFF_H$ .

MULTIBUS Access — Jumper selectable for any 8K-byte boundary, but not crossing a 128K-byte boundary. Access for 8K, 16K, 24K or 32K (16K, 32K, 48K, 64K with iSBC 300 option) bytes may be selected for on-board CPU use only.

## I/O Capacity

Parallel — 24 programmable lines using one 8255A. Serial — 1 programmable line using one 8251A.

#### I/O Addressing On-Board Programmable I/O

| Port    | 8255A |    |    | 1       | USART       |             |
|---------|-------|----|----|---------|-------------|-------------|
| FUIL    | .1    | 2  | 3  | Control | Data        | Control     |
| Address | C8    | CA | СС | CE      | D8 or<br>DC | DA or<br>DE |

## Serial Communications Characteristics

**Synchronous** — 5—8 bit characters; internal or external character synchronization; automatic sync insertion.

Asynchronous — 5—8 bit characters; break character generation; 1,  $1\frac{1}{2}$ , or 2 stop bits; false start bit detection.

#### **Baud Rates**

| Frequency (kHz)       | Baud Rate (Hz) |              |              |  |
|-----------------------|----------------|--------------|--------------|--|
| (Software Selectable) | Synchronous    | Asynchronous |              |  |
|                       |                | ÷ 16         | ÷ 64         |  |
| 153.6                 | · · · -        | 9600         | 2400         |  |
| 76.8                  | -              | 4800         | 1200         |  |
| 38.4                  | 38400          | 2400         | 600          |  |
| 19.2                  | 19200          | 1200         | 300          |  |
| 9.6                   | 9600           | 600          | 150          |  |
| 4.8                   | 4800           | 300          | 75           |  |
| 2.4                   | 2400           | 150          | 1 <u>1 1</u> |  |
| 1.76                  | 1760           | 110          | · _          |  |

Note:

Frequency selected by I/O write of appropriate 16-bit frequency factor to baud rate register (8253 Timer 2).

# intel

## Interrupts

Addresses for 8259A Registers (Hex notation I/O address space)

C0 or C4 Write: Initialization Command Word 1 (ICW1) and Operation Control Words 2 and 3 (OCW2 and OCW3)

Read: Status and Poll Registers

C2 or C6 Write: ICW2, ICW3, ICW4, 0CW1 (Mask Register)

Read: 0CW1 (Mask Register)

#### Note:

Several registers have the same physical address; sequence of access and one data bit of control word determine which register will respond.

Interrupt Levels — 8086 CPU includes a non-maskable Interrupt (NMI) and a maskable interrupt (INTR). NMI interrupt is provided for catastrophic events such as power failure. NMI vector address is 00008. INTR interrupt is driven by on-board 8259A PIC, which provides 8-bit identifier of interrupting device to CPU. CPU multiplies identifier by four to derive vector address. Jumpers select interrupts from 18 sources without necessity of external hardware. PIC May be programmed to accommodate edge-sensitive or level-sensitive inputs.

## Timers

Register Addresses (Hex notation, I/O address space)

- D0 Timer 0
- D2 Timer 1
- D4 Timer 2
- D6 Control register

#### Note:

Timer counts are loaded as two sequential output operations to same address as given.

#### Input Frequencies

Reference: 2.46 MHz  $\pm 0.1\%$  (0.041  $\mu$ s period, nominal); 1.23 MHz  $\pm 0.1\%$  (0.81  $\mu$ s period, nominal); or 153.60 kHz  $\pm 0.1\%$  (6.51  $\mu$ s period nominal).

#### Note:

Above frequencies are user selectable. Event Rate: 2.46 MHz max

#### **Output Frequencies/Timing Intervals**

| Function                        | Single Tim | er/Counter | Dual Timer/Counter<br>(Two Timers Cascaded) |            |  |
|---------------------------------|------------|------------|---------------------------------------------|------------|--|
|                                 | Min        | Max        | Min                                         | Max        |  |
| Real-time<br>interrupt          | 1.63 µs    | 427.1 ms   | 3.26 s                                      | 466.50 min |  |
| Programmable<br>one-shot        | 1.63 µs    | 427.1 ms   | 3.26 s                                      | 466.50 min |  |
| Rate generator                  | 2.342 Hz   | 613.5 kHz  | 0.000036 Hz                                 | 306.8 kHz  |  |
| Square-wave<br>rate generator   | 2.342 Hz   | 613.5 kHz  | 0.000036 Hz                                 | 306.8 kHz  |  |
| Software<br>triggered<br>strobe | 1.63 µs    | 427.1 ms   | 3.26 s                                      | 466.50 min |  |
| Hardware<br>triggered<br>strobe | 1.63 µs    | 427.1 ms   | 3.26 s                                      | 466.50 min |  |
| Event<br>counter                | -          | 2.46 MHz   | _                                           | -          |  |

## Interfaces

MULTIBUS — All signals TTL compatible Parallel I/O — All signals TTL compatible Interrupt Requests — All TTL compatible Timer — All signals TTL compatible Serial I/O — RS232C compatible, data set configuration

## System Clock (8086 CPU)

5.00 MHz ± 0.1%

## **Auxiliary Power**

An auxiliary power bus is provided to allow separate power to RAM for systems requiring battery backup of read/write memory. Selection of this auxiliary RAM power bus is made via jumpers on the board.

## Connectors

| Interface    | Pins<br>(qty) | Centers<br>(in.) | Mating Connectors   |
|--------------|---------------|------------------|---------------------|
| Bus          | 86            | 0.156            | VIKING 3KH43/9AMK12 |
| Parallel I/O | 50            | 0.1              | 3M 3415-000         |
| Serial I/O   | 26            | 0.1              | 3M 3462-000         |

## Memory Protect

An active low TTL compatible memory protect signal is brought out on the auxiliary connector which, when asserted, disables read/write access to RAM memory on the board. This input is provided for the protection of RAM contents during system power down sequences.

## Line Drivers and Terminators

I/O Drivers — The following line drivers are all compatible with the I/O driver sockets on the iSBC 86/12A board

| Driver | Characteristic | Sink Current (mA) |
|--------|----------------|-------------------|
| 7438   | I,OC           | 48                |
| 7437   | 1              | 48                |
| 7432   | NI             | 16                |
| 7426   | I,OC           | 16                |
| 7409   | NI,OC          | 16                |
| 7408   | NI             | 16                |
| 7403   | I,OC           | 16                |
| 7400   | 1              | 16                |

Note:

I = inverting; NI = non-inverting; OC = open collector.

Port 1 of the 8255A has 20 mA totem-pole bidirectional drivers and 1 k $_{\Omega}$  terminators.

## I/O Terminators - 220Ω/330Ω divider or 1 kΩpullup

## $\textbf{220}\Omega/\textbf{330}\Omega$ (ISBC 901 OPTION)



#### **Bus Drivers**

| Function | Characteristic | Sink Current (mA) |
|----------|----------------|-------------------|
| Data     | Tri-state      | 50                |
| Address  | Tri-state      | 50                |
| Commands | Tri-state      | 32                |

## **Physical Characteristics**

Width — 12.00 in. (30.48 cm) Height — 6.75 in. (17.15 cm) Depth — 0.70 in. (1.78 cm) Weight — 19 oz. (539 gm)

## **Electrical Characteristics** DC Power Requirements

|                                                | Current Requirements               |                                       |                                         |                                       |  |  |
|------------------------------------------------|------------------------------------|---------------------------------------|-----------------------------------------|---------------------------------------|--|--|
| Configu-<br>ration                             | V <sub>CC</sub> = +5V<br>±5% (max) | V <sub>DD</sub> = + 12V<br>± 5% (max) | $V_{BB} = -5V \\ \pm 5\% \text{ (max)}$ | V <sub>AA</sub> = - 12V<br>± 5% (max) |  |  |
| Without<br>EPROM <sup>1</sup>                  | 5.2A                               | 350 mA                                | -                                       | 40 mA                                 |  |  |
| RAM Only <sup>3</sup>                          | 390 mA                             | 40 mA                                 | 1.0 mA                                  |                                       |  |  |
| With<br>iSBC 530 <sup>4</sup>                  | 5.2A                               | 450 mA                                |                                         | 140 mA                                |  |  |
| With 4K<br>EPROM <sup>5</sup><br>(using 2758)  | 5.5A                               | 350 mA                                | _                                       | 40 mA                                 |  |  |
| With 8K<br>EPROM <sup>5</sup><br>(using 2716)  | 5.5A                               | 350 mA                                |                                         | 40 mA                                 |  |  |
| With 16K<br>EPROM <sup>5</sup><br>(using 2732) | 5.4A                               | 350 mA                                | —                                       | 40 mA                                 |  |  |

#### Notes:

- 1. Does not include power for optional EPROM, I/O drivers, and I/O terminators.
- 2. Does not include power required for optional EPROM, I/O drivers, and I/O terminators.
- 3. RAM chips powered via auxiliary power bus.
- Does not include power for optional EPROM, I/O drivers, and I/O terminators. Power for iSBC 530 is supplied via serial port connector.
- Includes power required for four EPROM chips, and I/O terminators installed for 16 I/O lines; all terminator inputs low.

## **ORDERING INFORMATION**

## Part Number Description

SBC 86/12A

Single Board Computer with 32K bytes RAM

## **Environmental Characteristics**

**Operating Temperature** — 0°C to 55°C **Relative Humidity** — to 90% (without condensation)

## **Reference Manual**

9803074-01 — iSBC 86/12A Single Board Computer Hardware Reference Manual (NOT SUPPLIED)

Reference manuals are shipped with each product only if designated SUPPLIED (see above). Manuals may be ordered from any Intel Literature Department, 3065 Bowers Avenue, Santa Clara, California 95051.

.